## 5.15 Going faster: Cache blocking and matrix multiply

0

This section has been set as optional by your instructor.

Our next step in the continuing saga of improving performance of DGEMM by tailoring it to the underlying hardware is to add cache blocking to the subword parallelism and instruction level parallelism optimizations of COD Chapters 3 (Arithmetic for Computers) and 4 (The Processor). The figure below shows the blocked version of DGEMM from COD Figure 4.78 (Optimized C version of DGEMM using C intrinsics ...). The changes are the same as was made earlier in going from unoptimized DGEMM in COD Figure 3.22 (Unoptimized C version of a double precision matrix multiply ...) to blocked DGEMM in COD Figure 5.21 (Cache blocked version of DGEMM). This time we take the unrolled version of DGEMM from COD Chapter 4 (The Processor) and invoke it many times on the submatrices of A, B, and C. Indeed, lines 28–34 and lines 7–8 in the figure below mirror lines 14–20 and lines 5–6 in COD Figure 5.21 (Cache blocked version of DGEMM), except for incrementing the for loop in line 7 by the amount unrolled.

Figure 5.15.1: Optimized C version of DGEMM using cache blocking (COD Figure 5.47).

Optimized C version of DGEMM from COD Figure 4.78 (Optimized C version of DGEMM using C intrins ...).

These changes are the same ones found in COD Figure 5.21 (Cache blocked version of DGEMM). The assembly language produced by the compiler for the do\_block function is nearly identical to COD Fig 4.79 (The x86 assembly language for the body of the nested loops ...). Once again, there is no overhead call the do\_block because the compiler inlines the function call.

```
1 #include <x86intrin.h>
2 #define UNROLL (4)
3 #define BLOCKSIZE 32
4 void do_block (int n, int si, int sj, int sk,
5
                 double *A, double *B, double *C)
6 {
    for ( int i = si; i < si + BLOCKSIZE; i += UNROLL * 4 )
8
        for ( int j = sj; j < sj + BLOCKSIZE; j++ ) {
          __m256d c[4];
10
          for ( int x = 0; x < UNROLL; x++ )
            c[x] = _{mm256\_load\_pd(C + i + x * 4 + j * n)};
11
          /* c[x] = C[i][j] */
12
          for( int k = sk; k < sk + BLOCKSIZE; k++)
13
14
15
               _m256d b = _mm256_broadcast_sd(B + k + j * n);
             /* b = B[k][j] */
17
          for (int x = 0; x < UNROLL; x++)
           c[x] = _mm256_add_pd(c[x], /* c[x] += A[i][k]*b */
                     _mm256_mul_pd(_mm256_load_pd(A + n * k + x * 4 + i),
19
20
21
22
23
          for ( int x = 0; x < UNROLL; x++ )
24
              _mm256_store_pd(C + i + x * 4 + j * n, c[x]);
             /* C[i][j] = c[x] */
25
26
27
28 void dgemm (int n, double* A, double* B, double* C)
29 {
30
      for ( int sj = 0; sj < n; sj += BLOCKSIZE )
31
         for ( int si = 0; si < n; si += BLOCKSIZE )
32
           for ( int sk = 0; sk < n; sk += BLOCKSIZE )
33
              do_block(n, si, sj, sk, A, B, C);
34 }
```

Figure 5.15.2: The list of assembly language instructions for the systems and special operations in the full ARMv8 Instruction set. Bold means the Instruction is also in LEGv8 (COD Figure 5.48).

| Type          | Mnemonic  | Instruction                                      | Type         | Mnemon | ic Instruction                               |
|---------------|-----------|--------------------------------------------------|--------------|--------|----------------------------------------------|
| <u>۽</u> ۽    | LDNP      | Load Non-temporal Pair                           |              | LDTR   | Load Unprivileged register                   |
| Non-<br>cache | STNP      | Store Non-temporal Pair                          | Unprivileged | LDTRB  | Load Unprivileged byte                       |
|               | CLREX     | Clear exclusive monitor                          |              | LDTRSB | Load Unprivileged signed byte                |
| Barrier       | DSB       | Data synchronization barrier                     |              | LDTRH  | Load Unprivileged halfword                   |
| Ba            | DMB       | Data memory barrier                              |              | LDTRSH | Load Unprivileged signed halfword            |
|               | ISB       | Instruction synchronization barrier              |              | LDTRSW | Load Unprivileged signed word                |
|               | CRC32B    | CRC-32 sum from byte                             |              | STTR   | Store Unprivileged register                  |
|               | CRC32H    | CRC-32 sum from halfword                         |              | STTRB  | Store Unprivileged byte                      |
|               | CRC32W    | CRC-32 sum from word                             |              | STTRH  | Store Unprivileged halfword                  |
| CRC           | CRC32X    | CRC-32 sum from doubleword                       |              | BRK    | Software breakpoint instruction              |
| 5             | CRC32CB   | CRC-32C sum from byte                            | _            | HLT    | Halting software breakpoint instruction      |
|               | CRC32CH   | CRC-32C sum from halfword                        | Exception    | HVC    | Generate exception targeting Exception level |
|               | CRC32CW   | CRC-32C sum from word                            |              | SMC    | Generate exception targeting Exception level |
|               | CRC32CX   | CRC-32C sum from doubleword                      |              | SVC    | Generate exception targeting Exception level |
|               | AESD      | AES single round decryption                      |              | ERET   | Exception return using current ELR and SPSF  |
|               | AESE      | AES single round encryption                      | Depnig       | DCPS1  | Debug switch to Exception level 1            |
|               | AESIMC    | AES inverse mix columns                          |              | DCPS2  | Debug switch to Exception level 2            |
|               | AESMC     | AES mix columns                                  |              | DCPS3  | Debug switch to Exception level 3            |
|               | PMULL     | Polynomial multiply long                         |              | DRPS   | Debug restore PE state                       |
|               | SHA1C     | SHA1 hash update (choose)                        | System       | SYS    | System instruction                           |
| Q             | SHA1H     | SHA1 fixed rotate                                |              | SYSL   | System instruction with result               |
| Crypto        | SHA1M     | SHA1 hash update (majority)                      |              | IC     | Instruction cache maintenance                |
| 0             | SHA1P     | SHA1 hash update (parity)                        |              | DC     | Data cache maintenance                       |
|               | SHA1SU0   | SHA1 schedule update 0                           |              | AT     | Address translation                          |
|               | SHA1SU1   | SHA1 schedule update 1                           |              | TLBI   | TLB Invalidate                               |
|               | SHA256H   | SHA256 hash update (part 1)                      | Hint         | NOP    | No operation                                 |
|               | SHA256H2  | SHA256 hash update (part 2)                      |              | YIELD  | Yield hint                                   |
|               | SHA256SU0 | SHA256 schedule update 0                         |              | WFE    | Wait for event                               |
|               | SHA256SU1 | SHA256 schedule update 1                         |              | WFI    | Wait for interrupt                           |
| Sys Reg       | MRS       | Move system register to general-purpose register |              | SEV    | Send event                                   |
|               | MSR       | Move general-purpose register or immediate to    |              | SEVL   | Send event local                             |
|               | MSK       | system register                                  |              | HINT   | Unallocated hint                             |

Unlike the earlier chapters, we do not show the resulting x86 code because the inner loop code is nearly identical to COD Figure 4.79 (The x86 assembly language for the body of the nested loops ...), as the blocking does not affect the computation, just the order that it accesses data in memory. What does change is the bookkeeping integer instructions to implement the loops. It expands from 14 instructions before the inner loop and eight after the loop for COD Figure 4.78 (Optimized C version of DGEMM using C intrinsics ...) to 40 and 28 instructions respectively for the bookkeeping code generated for COD Figure 5.47 (Optimized C version of DGEMM using C ache blocking). Nevertheless, the extra instructions executed pale in comparison to the performance improvement of reducing cache misses. The figure below compares unoptimized to optimized for subword parallelism, instruction level parallelism, and caches. Blocking improves performance over unrolled AVX code by factors of 2 to 2.5 for the larger matrices. When we compare unoptimized code to the code with all three optimizations, the performance improvement is factors of 8 to 15, with the largest increase for the largest matrix.



## Elaboration

As mentioned in the Elaboration in COD Section 3.9 (Going faster: Subword parallelism and matrix multiply), these results are with Turbo mode turned off. As in COD Chapters 3 (Arithmetic for Computers) and 4 (The Processor), when we turn it on, we improve all the results by the temporary increase in the clock rate of 3.3/2.6 = 1.27. Turbo mode works particularly well in this case because it is using only a single core of an eight-core chip. However, if we want to run fast we should use all cores, which we'll see in COD Chapter 6 (Parallel Processor from Client to Cloud)

| PARTICIPATION<br>ACTIVITY | 5.15.1: Cache blocking.                                                        |  |
|---------------------------|--------------------------------------------------------------------------------|--|
| needed to                 | nt amount of overhead is<br>call the do_block function<br>e blocked version of |  |
| O True                    |                                                                                |  |
| O False                   | e                                                                              |  |
| 2) Cache bloc             | king is used to reduce cache                                                   |  |

|             | misses. O True O False |  |
|-------------|------------------------|--|
| Provide fee | dback on this section  |  |